Deck 5: Flip-Flops and Related Devices

Full screen (f)
exit full mode
Question
Which of the following statements best describes an asynchronous digital system?

A) It is difficult to design and troubleshoot because the output can change states anytime one or more of the inputs change.
B) It is easy to design and troubleshoot because the output state is independent of the inputs.
C) It is difficult to design and troubleshoot because the output cannot change states unless a clock input is synchronized to the SET and CLEAR inputs.
D) It is easy to design and troubleshoot because the exact times at which the output can change states is determined by a clock signal.
Use Space or
up arrow
down arrow
to flip the card.
Question
Which of the following can result from a slow input signal transition?

A) Erratic triggering of flip- flops
B) Failure to produce an output signal
C) Oscillations may occur on the output of logic gates and inverters.
D) Both A and C
E) Both B and C
Question
A "D" flip- flop with a PGT clock is in the CLEAR state. Which of the following input actions will cause it to change states?

A) CLK = NGT, D - 0
B) CLK = PGT, D = 1
C) CLK = NGT, D = 1
D) CLK = PGT, D = 0
E) Both A and C
Question
Select the statement that best describes the two possible output states of a flip- flop.

A) The Q output is LOW and the <strong>Select the statement that best describes the two possible output states of a flip- flop.</strong> A) The Q output is LOW and the  output is LOW. B) The Q output is LOW and the   output is HIGH. C) The Q output is HIGH and the   output is LOW. D) The Q output is HIGH and the   output is HIGH. E) Both B and C <div style=padding-top: 35px> output is LOW.
B) The Q output is LOW and the 11eea47d_d62b_67b7_97f4_05b8f844fe65_TB9839_11 output is HIGH.
C) The Q output is HIGH and the 11eea47d_d62b_67b7_97f4_05b8f844fe65_TB9839_11 output is LOW.
D) The Q output is HIGH and the 11eea47d_d62b_67b7_97f4_05b8f844fe65_TB9839_11 output is HIGH.
E) Both B and C
Question
Which of the following methods would be used to disable the PRESET (PRE) and CLEAR (CLR) inputs to a clocked flip- flop in a circuit application where they are NOT used?

A) Connect the <strong>Which of the following methods would be used to disable the PRESET (PRE) and CLEAR (CLR) inputs to a clocked flip- flop in a circuit application where they are NOT used?</strong> A) Connect the   and   inputs to a HIGH logic level. B) Connect the   and   inputs to a LOW logic level. C) Connect the   input to a HIGH logic level and the  to a LOW logic level. D) Connect the  input to a LOW logic level and the   input to a HIGH logic level. <div style=padding-top: 35px> and <strong>Which of the following methods would be used to disable the PRESET (PRE) and CLEAR (CLR) inputs to a clocked flip- flop in a circuit application where they are NOT used?</strong> A) Connect the   and   inputs to a HIGH logic level. B) Connect the   and   inputs to a LOW logic level. C) Connect the   input to a HIGH logic level and the  to a LOW logic level. D) Connect the  input to a LOW logic level and the   input to a HIGH logic level. <div style=padding-top: 35px> inputs to a HIGH logic level.
B) Connect the 11eea47d_ed02_e0d8_97f4_99d868dc8948_TB9839_11 and 11eea47e_0c84_858a_97f4_4f055cde406c_TB9839_11 inputs to a LOW logic level.
C) Connect the 11eea47d_ed02_e0d8_97f4_99d868dc8948_TB9839_11 input to a HIGH logic level and the 11eea47e_0c84_858a_97f4_4f055cde406c_TB9839_11to a LOW logic level.
D) Connect the 11eea47d_ed02_e0d8_97f4_99d868dc8948_TB9839_11input to a LOW logic level and the 11eea47e_0c84_858a_97f4_4f055cde406c_TB9839_11 input to a HIGH logic level.
Question
What type of multivibrator has no stable state?

A) Bistable
B) Astable
C) Monostable
D) Both A and C
Question
Which of the following is the most common use of flip- flops?

A) Switch debouncing
B) Pulse steering circuits
C) Combinatorial logic arrays
D) Storage registers
Question
A NAND latch has outputs of Q = 1 and <strong>A NAND latch has outputs of Q = 1 and   = 0. What effect will applying a LOW to the CLEAR input have on the latch?</strong> A) Q will go LOW and  will go HIGH. B) It will have no effect because a HIGH input is required to change NAND latch states. C) Q will remain HIGH and   will remain LOW. D) It will have no effect because the latch is already in the CLEAR state. <div style=padding-top: 35px> = 0. What effect will applying a LOW to the CLEAR input have on the latch?

A) Q will go LOW and 11eea47e_3372_ccbb_97f4_47ddbec4d426_TB9839_11will go HIGH.
B) It will have no effect because a HIGH input is required to change NAND latch states.
C) Q will remain HIGH and 11eea47e_3372_ccbb_97f4_47ddbec4d426_TB9839_11 will remain LOW.
D) It will have no effect because the latch is already in the CLEAR state.
Question
A 1.5 MHZ clock signal is applied to an eight flip- flop binary counter. Which of the following indicates the proper MOD number, maximum number of counts, maximum count, and output frequency of the circuit?

A) MOD 128, 128 counts, 127 maximum count, and 23,437.5 Hz
B) MOD 512, 512 counts, 511 maximum count, and 2,929.69 Hz
C) MOD 256, 256 counts, 255 maximum count, and 5,859.38 Hz
D) MOD 256, 256 counts, 255 maximum count, and 11,718.75 Hz
Question
A primary difference between a clocked J- K flip- flop and a clocked S- C flip- flop is the J- K's ability to:

A) always reset to the CLEAR state when J = 1, K = 1, and a clock transition occurs.
B) remain in the CLEAR state when J = 1, K = 0, and a clock transition occurs.
C) toggle or change states when J = 1, K = 1, and a clock transition occurs.
D) always reset to the set state when J = 1, K = 1, and a clock transition occurs.
Question
You need to build a circuit to perform parallel data transfers from one set of registers to another. The interconnections between the registers must be held to a minimum. The best choice for the register FFs is the _____type.

A) latch
B) "D"
C) "J- K"
D) "S- C"
Question
Which statement best describes the operation of a NGT- triggered D flip- flop?

A) The Q output is always identical to the D input.
B) The Q output is always identical to the CLK input if the D input is HIGH.
C) The Q output is always identical to the D input when CLK makes a PGT.
D) The logic level at the D input is transferred to Q on NGT of CLK.
Question
Which of the following logic devices has only one stable state?

A) Monostable multivibrator
B) Astable multivibrator
C) J- K flip- flop
D) S- C flip- flop
Question
Which statement best describes the action of a NAND gate latch?

A) The SET and CLEAR inputs are normally HIGH with one or the other input pulsed LOW to change the outputs.
B) The SET input is normally LOW, the CLEAR input is normally HIGH, the SET input is pulsed HIGH to change the outputs.
C) The SET and CLEAR inputs are normally LOW with one or the other pulsed LOW to change the outputs.
D) The SET input is normally HIGH, the CLEAR input is normally LOW, the CLEAR input is pulsed LOW to change the outputs.
Question
What is the output frequency of a three- stage binary counter with an input clock frequency of 80 kHz?

A) 20 kHz
B) 10 kHz
C) 15 kHz
D) 5 kHz
Question
What factors determine the duration of the quasi- stable output pulse from a one- shot multivibrator?

A) An external resistor and capacitor
B) An external Schmitt- trigger circuit
C) The time between input trigger pulses
D) The duration of the input trigger pulse
Question
The asynchronous transfer of data between J- K storage registers can easily be accomplished using the:

A) PRESET and CLEAR inputs only.
B) Clock and the input J- K control signals.
C) Clock with the PRESET and CLEAR inputs.
D) J- K control signals only.
Question
A primary difference between a D flip- flop and the J- K and S- C flip- flops is the fact that:

A) a "D" flip- flop has one control input and no clock input.
B) a "D" flip- flop has only one control input and two clock inputs.
C) a "D" flip- flop has only one control input and one clock input.
D) a "D" flip- flop has two control inputs and no clock input.
Question
Forcing the SET input LOW on a NAND gate latch generates outputs of:

A) Q = 1 and <strong>Forcing the SET input LOW on a NAND gate latch generates outputs of:</strong> A) Q = 1 and   = 1 B) Q = 0 and   = 1 C) Q = 0 and   = 0 D) Q = 1 and   = 0 <div style=padding-top: 35px> = 1
B) Q = 0 and 11eea47e_619f_536c_97f4_ed5775673049_TB9839_11 = 1
C) Q = 0 and 11eea47e_619f_536c_97f4_ed5775673049_TB9839_11 = 0
D) Q = 1 and 11eea47e_619f_536c_97f4_ed5775673049_TB9839_11 = 0
Question
Which of the following circuit parameters would be most likely to limit the maximum operating frequency of an IC flip- flop?

A) Clock pulse HIGH and LOW time
B) Propagation delay time
C) Clock transition time
D) Set- up and hold time
Question
What is the output state of a MOD- 64 counter after 92 input pulses if the starting state is 000000?

A) 0111102
B) 0101102
C) 0111002
D) 1001002
Question
An internal_______________is primarily responsible for certain flip- flops to be designated as edge- triggered.

A) Edge- detection circuit
B) Pulse- steering circuit
C) NOR latch
D) NAND latch
Question
Which of the following logic devices is specifically designed to produce clean, fast- changing output signals?

A) NAND latch
B) NOR latch
C) Schmitt- trigger
D) J- K flip- flop
Question
Which of the following best describes the normal logical operation of a NOR gate latch?

A) Inactive SET and CLEAR inputs = 1, active SET input = 1, active CLEAR input = 0
B) Inactive SET and CLEAR inputs = 0, active SET or CLEAR inputs = 1
C) Inactive SET and CLEAR inputs = 0, active SET or CLEAR inputs = 0
D) Inactive SET and CLEAR inputs = 1, active SET input = 0, active CLEAR input = 1
Question
Which of the following statements regarding the small triangles in the IEEE/ANSI symbols for flip- flops is TRUE?

A) A triangle within the rectangle means edge- triggered and an external triangle indicates an active LOW input.
B) Triangles internal and external to the rectangle indicate active LOW inputs are required.
C) A triangle external to the rectangle means edge- triggered and internal triangles indicate active LOW inputs.
D) Internal triangles require active LOW inputs whereas external triangles indicate "Don't Care" conditions.
Question
Which of the following flip- flop timing parameters indicates the time it takes a Q output to respond to an input?

A) ts, th
B) tphl, tplh
C) tw(1), tw(h)
D) fmax
Question
Select the statement that best describes the operation of retriggerable and non- retriggerable one- shot multivibrators.

A) A non- retriggerable one- shot may be retriggered in either its quasi- stable or stable state.
B) A retriggerable one- shot may be retriggered while in its quasi- stable state.
C) A non- retriggerable one- shot may be retriggered only while in its quasi- stable state.
D) A retriggerable one- shot must return to its stable state before it can be retriggered.
Question
Which of the following alternative logic gates would normally be used as a NAND latch equivalent representation?

A) active LOW input NOR gates
B) active HIGH input NOR gates
C) active LOW input OR gates
D) active HIGH input AND gates
Question
Asynchronous flip- flop preset and clear inputs generally:

A) cause the outputs to change states depending on the SR, JK, or similar controlling inputs.
B) clear the inputs so the flip- flop can start over.
C) cause the outputs to change states as soon as the input clock makes the desired transition.
D) act as manual overrides that cause the outputs to change states regardless of the inputs or clock transitions.
Question
The setup time of a clocked flip- flop is:

A) the minimum amount of time that an input must remain stable before an active clock transition.
B) the maximum amount of time that an output must remain stable after an active clock transition.
C) the minimum amount of time that an input must remain stable after an active clock transition.
D) the minimum amount of time that an output must remain stable before an active clock transition.
Question
What type of multivibrator produces a continuous pulse train?

A) Bistable
B) Astable
C) Monostable
D) all of the above
Question
How many shift pulses would be required to serially shift the contents of one six- stage register to another?

A) 8
B) 5
C) 6
D) 7
Question
The symbol for a flip flop has a small triangle - and no bubble - on its clock (CLK) input. The triangle indicates:

A) the FF is level active and can only change states when the CLOCK = 1.
B) the FF is edge- triggered and can only change states when the clock goes 0 to 1.
C) the FF is an active LOW device and can only change states when the CLOCK = 0.
D) the FF is edge- triggered and can only change states when the clock goes from 1 to 0.
Question
Which of the following best describes the characteristics of a MOD- 16 counter?

A) Eight possible counts, a minimum count of 710, and frequency division by a factor of sixteen
B) Sixteen possible counts, a maximum count of 1510, and frequency division by a factor of eight
C) Eight possible counts, a maximum count of 710 and frequency division by a factor of eight
D) Sixteen possible counts, a maximum count of 1510, and frequency division by a factor of sixteen
Question
A negative- edge- triggered J- K flip- flop is presently in the CLEAR state. Which of the following input conditions will cause it to change states?

A) CLK = NGT, J = O, and K = 1
B) CLK = NGT, J = 1, and K = 0
C) CLK = PGT, J = 1, and K = 0
D) CLK = PGT, J = O, and K = 1
Question
The difference between a D- latch and an edge- triggered D- type flip- flop is that the latch:

A) is controlled by the logic level at its ENABLE input rather than a CLK transition.
B) triggers on either the rising or falling edge of an ENABLE signal rather than the CLK input logic level.
C) always "latches" the Q output to the D input regardless of other inputs.
D) always "latches" the Q output to the complement of the D input regardless of other inputs.
Question
The new IEEE/ANSI symbols for latches and flip- flop use the letter "C" to denote:

A) any input that will cause the device to change states.
B) any input that controls when other inputs will have an effect on the output.
C) the normal Q output.
D) the SET and RESET inputs.
Question
As a general rule for stable flip- flop triggering, the clock pulse rise and fall times must be:

A) of no consequence as long as the levels are within the determinate range of values.
B) at a maximum value to enable the input control signals to stabilize.
C) very short.
D) very long.
Question
Determine the output frequency for a binary counter that contains twelve flip- flops with an input clock frequency of 20.48 MHz.

A) 30.24 kHz
B) 5 kHz
C) 15 kHz
D) 10.24 kHz
Question
The ABEL statement Q = (D & EN) !QBAR means that the output Q will be:

A) HIGH if D and EN variables are HIGH, or if <strong>The ABEL statement Q = (D & EN) !QBAR means that the output Q will be:</strong> A) HIGH if D and EN variables are HIGH, or if   is LOW. B) LOW if D and EN variables are HIGH and   is LOW. C) HIGH if D and EN variables are HIGH and   is LOW. D) LOW if D and EN variables are HIGH, or if   is LOW. <div style=padding-top: 35px> is LOW.
B) LOW if D and EN variables are HIGH and 11eea47f_0626_ec9d_97f4_6f748b6f3806_TB9839_11 is LOW.
C) HIGH if D and EN variables are HIGH and 11eea47f_0626_ec9d_97f4_6f748b6f3806_TB9839_11 is LOW.
D) LOW if D and EN variables are HIGH, or if 11eea47f_0626_ec9d_97f4_6f748b6f3806_TB9839_11 is LOW.
Question
The combination of Q = 1 and <strong>The combination of Q = 1 and   = 0 defines the:</strong> A) flip- flop clear state. B) flip- flop set state. C) flip- flop reset state. D) Both B and C <div style=padding-top: 35px> = 0 defines the:

A) flip- flop clear state.
B) flip- flop set state.
C) flip- flop reset state.
D) Both B and C
Question
The preset and clear inputs to a J- K flip- flop are HIGH (1). Which of the following is TRUE?

A) The Q output is in an ambiguous state.
B) The Q output is immediately set to 1.
C) The flip- flop is free to respond to its J, K, and clock inputs.
D) The Q output is immediately cleared.
Question
Three flip- flops are wired together as a binary counter and the input clock frequency is 600 Hz. What is the output frequency of the highest order Q output?

A) 50 Hz
B) 120 Hz
C) 100 Hz
D) 60 Hz
Question
The MOD number of a counter:

A) indicates the number of possible counter output states.
B) indicates the value of the highest state.
C) indicates the value of the lowest state.
D) indicates sum of inputs.
Question
An astable multivibrator:

A) is a free running multivibrator.
B) uses RC circuits to determine operating frequency.
C) has no stable state.
D) All of the above
Question
Figure 5- 1 <strong>Figure 5- 1   The clocked S- C flip- flop in Figure 5- 1 is synchronized by the CLK pulse when:</strong> A) the clock pulse transitions from LOW to HIGH. B) the clock pulse transitions either HIGH- LOW or LOW- HIGH. C) the clock pulse remains a constant HIGH. D) the clock pulse remains a constant LOW. E) the clock pulse transitions from HIGH to LOW. <div style=padding-top: 35px> The clocked S- C flip- flop in Figure 5- 1 is synchronized by the CLK pulse when:

A) the clock pulse transitions from LOW to HIGH.
B) the clock pulse transitions either HIGH- LOW or LOW- HIGH.
C) the clock pulse remains a constant HIGH.
D) the clock pulse remains a constant LOW.
E) the clock pulse transitions from HIGH to LOW.
Question
A D- type latch is able to change states and "follow" the D input regardless of the level of the ENABLE input.
Question
The usual stable state for one- shot is: Q = 1, Q = 0.
Question
A flip- flop is in the HIGH state when Q = 1.
Question
Generally, a flip- flop's hold- time is short enough to allow its output to be determined by the logic levels present at its synchronous control inputs just prior to the active clock transition.
Question
The Q output of a flip- flop is normally HIGH when the device is in the "CLEAR" or "RESET" state.
Question
74xxx standard logic chips are found in the megafunction library of the Quartus II development software.
Question
Parallel data transfers between two different sets of registers requires more than one shift pulse.
Question
A small triangle at the CLK input on a standard flip- flop symbol indicates that any change in the output is triggered by a clock transition.
Question
The setup time (ts) of a flip- flop indicates the length of time a control input signal must be maintained at the proper level during active CLK transition time.
Question
An open or "floating" input on a flip- flop may pick up enough noise to cause the device to change states.
Question
A flip- flop is always SET by the positive- going transition that occurs when power is first applied.
Question
A flip- flop is a discrete electronic component.
Question
Flip- flops are integral to all electronic data transfer and memory systems.
Question
In HI- Z mode, data from the bus cannot be loaded to or retrieved from a D flip- flop.
Question
Due to very low current consumption by digital IC inputs, a pull- up resistor can provide a logic high with an open switch.
Question
Synchronous flip- flops require a clock input to change output states.
Question
All flip- flops hold the last logic level entered indefinitely.
Question
Flip- flops can be used as sequencing components.
Question
A one- shot has a stable output state that is essentially interrupted by the trigger input. Once interrupted, the output goes to the opposite state for a specific amount of time.
Question
LPMs are found in the megafunction library of Altera's Quartus II software.
Question
Retriggerable one- shots tend to reduce the HIGH (quasi- stable) output time upon successive triggers.
Question
A_____input to a S- R flip- flop results in an output state of Q = 1, Q = 0.
Question
In _____circuits, the outputs of logic circuits can change state independently of a clock (CLK) input.
Question
A clock transition from a LOW (0) to a HIGH (1) is called a _____ transition.
Question
An_____input is activated by a signal transition rather than a logic level.
Question
When operated in its_____mode, a FF changes states with each clock pulse.
Question
A flip- flop is also referred to as a_____multivibrator.
Question
A(n) _____ input requires a clock (CLK) or enable (EN) signal to affect the output of a flip- flop.
Question
A(n)_____ input does not require a clock (CLK) or enable (EN) signal to affect the output of a flip- flop.
Question
The three libraries in Altara's Quartus II development system software are named_____ ,_____ and_____ .
Question
Mechanical switches are susceptible to_____, which can be eliminated by using a NAND gate latch.
Question
A clock makes a _____transition when it switches from a zero to a one.
Question
_____flip- flop inputs override all other inputs.
Question
A_____accepts slow- changing input signals and generates clean, fast- transition output signals.
Unlock Deck
Sign up to unlock the cards in this deck!
Unlock Deck
Unlock Deck
1/80
auto play flashcards
Play
simple tutorial
Full screen (f)
exit full mode
Deck 5: Flip-Flops and Related Devices
1
Which of the following statements best describes an asynchronous digital system?

A) It is difficult to design and troubleshoot because the output can change states anytime one or more of the inputs change.
B) It is easy to design and troubleshoot because the output state is independent of the inputs.
C) It is difficult to design and troubleshoot because the output cannot change states unless a clock input is synchronized to the SET and CLEAR inputs.
D) It is easy to design and troubleshoot because the exact times at which the output can change states is determined by a clock signal.
It is difficult to design and troubleshoot because the output can change states anytime one or more of the inputs change.
2
Which of the following can result from a slow input signal transition?

A) Erratic triggering of flip- flops
B) Failure to produce an output signal
C) Oscillations may occur on the output of logic gates and inverters.
D) Both A and C
E) Both B and C
Both A and C
3
A "D" flip- flop with a PGT clock is in the CLEAR state. Which of the following input actions will cause it to change states?

A) CLK = NGT, D - 0
B) CLK = PGT, D = 1
C) CLK = NGT, D = 1
D) CLK = PGT, D = 0
E) Both A and C
CLK = PGT, D = 1
4
Select the statement that best describes the two possible output states of a flip- flop.

A) The Q output is LOW and the <strong>Select the statement that best describes the two possible output states of a flip- flop.</strong> A) The Q output is LOW and the  output is LOW. B) The Q output is LOW and the   output is HIGH. C) The Q output is HIGH and the   output is LOW. D) The Q output is HIGH and the   output is HIGH. E) Both B and C output is LOW.
B) The Q output is LOW and the 11eea47d_d62b_67b7_97f4_05b8f844fe65_TB9839_11 output is HIGH.
C) The Q output is HIGH and the 11eea47d_d62b_67b7_97f4_05b8f844fe65_TB9839_11 output is LOW.
D) The Q output is HIGH and the 11eea47d_d62b_67b7_97f4_05b8f844fe65_TB9839_11 output is HIGH.
E) Both B and C
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
5
Which of the following methods would be used to disable the PRESET (PRE) and CLEAR (CLR) inputs to a clocked flip- flop in a circuit application where they are NOT used?

A) Connect the <strong>Which of the following methods would be used to disable the PRESET (PRE) and CLEAR (CLR) inputs to a clocked flip- flop in a circuit application where they are NOT used?</strong> A) Connect the   and   inputs to a HIGH logic level. B) Connect the   and   inputs to a LOW logic level. C) Connect the   input to a HIGH logic level and the  to a LOW logic level. D) Connect the  input to a LOW logic level and the   input to a HIGH logic level. and <strong>Which of the following methods would be used to disable the PRESET (PRE) and CLEAR (CLR) inputs to a clocked flip- flop in a circuit application where they are NOT used?</strong> A) Connect the   and   inputs to a HIGH logic level. B) Connect the   and   inputs to a LOW logic level. C) Connect the   input to a HIGH logic level and the  to a LOW logic level. D) Connect the  input to a LOW logic level and the   input to a HIGH logic level. inputs to a HIGH logic level.
B) Connect the 11eea47d_ed02_e0d8_97f4_99d868dc8948_TB9839_11 and 11eea47e_0c84_858a_97f4_4f055cde406c_TB9839_11 inputs to a LOW logic level.
C) Connect the 11eea47d_ed02_e0d8_97f4_99d868dc8948_TB9839_11 input to a HIGH logic level and the 11eea47e_0c84_858a_97f4_4f055cde406c_TB9839_11to a LOW logic level.
D) Connect the 11eea47d_ed02_e0d8_97f4_99d868dc8948_TB9839_11input to a LOW logic level and the 11eea47e_0c84_858a_97f4_4f055cde406c_TB9839_11 input to a HIGH logic level.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
6
What type of multivibrator has no stable state?

A) Bistable
B) Astable
C) Monostable
D) Both A and C
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
7
Which of the following is the most common use of flip- flops?

A) Switch debouncing
B) Pulse steering circuits
C) Combinatorial logic arrays
D) Storage registers
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
8
A NAND latch has outputs of Q = 1 and <strong>A NAND latch has outputs of Q = 1 and   = 0. What effect will applying a LOW to the CLEAR input have on the latch?</strong> A) Q will go LOW and  will go HIGH. B) It will have no effect because a HIGH input is required to change NAND latch states. C) Q will remain HIGH and   will remain LOW. D) It will have no effect because the latch is already in the CLEAR state. = 0. What effect will applying a LOW to the CLEAR input have on the latch?

A) Q will go LOW and 11eea47e_3372_ccbb_97f4_47ddbec4d426_TB9839_11will go HIGH.
B) It will have no effect because a HIGH input is required to change NAND latch states.
C) Q will remain HIGH and 11eea47e_3372_ccbb_97f4_47ddbec4d426_TB9839_11 will remain LOW.
D) It will have no effect because the latch is already in the CLEAR state.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
9
A 1.5 MHZ clock signal is applied to an eight flip- flop binary counter. Which of the following indicates the proper MOD number, maximum number of counts, maximum count, and output frequency of the circuit?

A) MOD 128, 128 counts, 127 maximum count, and 23,437.5 Hz
B) MOD 512, 512 counts, 511 maximum count, and 2,929.69 Hz
C) MOD 256, 256 counts, 255 maximum count, and 5,859.38 Hz
D) MOD 256, 256 counts, 255 maximum count, and 11,718.75 Hz
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
10
A primary difference between a clocked J- K flip- flop and a clocked S- C flip- flop is the J- K's ability to:

A) always reset to the CLEAR state when J = 1, K = 1, and a clock transition occurs.
B) remain in the CLEAR state when J = 1, K = 0, and a clock transition occurs.
C) toggle or change states when J = 1, K = 1, and a clock transition occurs.
D) always reset to the set state when J = 1, K = 1, and a clock transition occurs.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
11
You need to build a circuit to perform parallel data transfers from one set of registers to another. The interconnections between the registers must be held to a minimum. The best choice for the register FFs is the _____type.

A) latch
B) "D"
C) "J- K"
D) "S- C"
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
12
Which statement best describes the operation of a NGT- triggered D flip- flop?

A) The Q output is always identical to the D input.
B) The Q output is always identical to the CLK input if the D input is HIGH.
C) The Q output is always identical to the D input when CLK makes a PGT.
D) The logic level at the D input is transferred to Q on NGT of CLK.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
13
Which of the following logic devices has only one stable state?

A) Monostable multivibrator
B) Astable multivibrator
C) J- K flip- flop
D) S- C flip- flop
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
14
Which statement best describes the action of a NAND gate latch?

A) The SET and CLEAR inputs are normally HIGH with one or the other input pulsed LOW to change the outputs.
B) The SET input is normally LOW, the CLEAR input is normally HIGH, the SET input is pulsed HIGH to change the outputs.
C) The SET and CLEAR inputs are normally LOW with one or the other pulsed LOW to change the outputs.
D) The SET input is normally HIGH, the CLEAR input is normally LOW, the CLEAR input is pulsed LOW to change the outputs.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
15
What is the output frequency of a three- stage binary counter with an input clock frequency of 80 kHz?

A) 20 kHz
B) 10 kHz
C) 15 kHz
D) 5 kHz
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
16
What factors determine the duration of the quasi- stable output pulse from a one- shot multivibrator?

A) An external resistor and capacitor
B) An external Schmitt- trigger circuit
C) The time between input trigger pulses
D) The duration of the input trigger pulse
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
17
The asynchronous transfer of data between J- K storage registers can easily be accomplished using the:

A) PRESET and CLEAR inputs only.
B) Clock and the input J- K control signals.
C) Clock with the PRESET and CLEAR inputs.
D) J- K control signals only.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
18
A primary difference between a D flip- flop and the J- K and S- C flip- flops is the fact that:

A) a "D" flip- flop has one control input and no clock input.
B) a "D" flip- flop has only one control input and two clock inputs.
C) a "D" flip- flop has only one control input and one clock input.
D) a "D" flip- flop has two control inputs and no clock input.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
19
Forcing the SET input LOW on a NAND gate latch generates outputs of:

A) Q = 1 and <strong>Forcing the SET input LOW on a NAND gate latch generates outputs of:</strong> A) Q = 1 and   = 1 B) Q = 0 and   = 1 C) Q = 0 and   = 0 D) Q = 1 and   = 0 = 1
B) Q = 0 and 11eea47e_619f_536c_97f4_ed5775673049_TB9839_11 = 1
C) Q = 0 and 11eea47e_619f_536c_97f4_ed5775673049_TB9839_11 = 0
D) Q = 1 and 11eea47e_619f_536c_97f4_ed5775673049_TB9839_11 = 0
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
20
Which of the following circuit parameters would be most likely to limit the maximum operating frequency of an IC flip- flop?

A) Clock pulse HIGH and LOW time
B) Propagation delay time
C) Clock transition time
D) Set- up and hold time
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
21
What is the output state of a MOD- 64 counter after 92 input pulses if the starting state is 000000?

A) 0111102
B) 0101102
C) 0111002
D) 1001002
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
22
An internal_______________is primarily responsible for certain flip- flops to be designated as edge- triggered.

A) Edge- detection circuit
B) Pulse- steering circuit
C) NOR latch
D) NAND latch
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
23
Which of the following logic devices is specifically designed to produce clean, fast- changing output signals?

A) NAND latch
B) NOR latch
C) Schmitt- trigger
D) J- K flip- flop
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
24
Which of the following best describes the normal logical operation of a NOR gate latch?

A) Inactive SET and CLEAR inputs = 1, active SET input = 1, active CLEAR input = 0
B) Inactive SET and CLEAR inputs = 0, active SET or CLEAR inputs = 1
C) Inactive SET and CLEAR inputs = 0, active SET or CLEAR inputs = 0
D) Inactive SET and CLEAR inputs = 1, active SET input = 0, active CLEAR input = 1
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
25
Which of the following statements regarding the small triangles in the IEEE/ANSI symbols for flip- flops is TRUE?

A) A triangle within the rectangle means edge- triggered and an external triangle indicates an active LOW input.
B) Triangles internal and external to the rectangle indicate active LOW inputs are required.
C) A triangle external to the rectangle means edge- triggered and internal triangles indicate active LOW inputs.
D) Internal triangles require active LOW inputs whereas external triangles indicate "Don't Care" conditions.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
26
Which of the following flip- flop timing parameters indicates the time it takes a Q output to respond to an input?

A) ts, th
B) tphl, tplh
C) tw(1), tw(h)
D) fmax
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
27
Select the statement that best describes the operation of retriggerable and non- retriggerable one- shot multivibrators.

A) A non- retriggerable one- shot may be retriggered in either its quasi- stable or stable state.
B) A retriggerable one- shot may be retriggered while in its quasi- stable state.
C) A non- retriggerable one- shot may be retriggered only while in its quasi- stable state.
D) A retriggerable one- shot must return to its stable state before it can be retriggered.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
28
Which of the following alternative logic gates would normally be used as a NAND latch equivalent representation?

A) active LOW input NOR gates
B) active HIGH input NOR gates
C) active LOW input OR gates
D) active HIGH input AND gates
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
29
Asynchronous flip- flop preset and clear inputs generally:

A) cause the outputs to change states depending on the SR, JK, or similar controlling inputs.
B) clear the inputs so the flip- flop can start over.
C) cause the outputs to change states as soon as the input clock makes the desired transition.
D) act as manual overrides that cause the outputs to change states regardless of the inputs or clock transitions.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
30
The setup time of a clocked flip- flop is:

A) the minimum amount of time that an input must remain stable before an active clock transition.
B) the maximum amount of time that an output must remain stable after an active clock transition.
C) the minimum amount of time that an input must remain stable after an active clock transition.
D) the minimum amount of time that an output must remain stable before an active clock transition.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
31
What type of multivibrator produces a continuous pulse train?

A) Bistable
B) Astable
C) Monostable
D) all of the above
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
32
How many shift pulses would be required to serially shift the contents of one six- stage register to another?

A) 8
B) 5
C) 6
D) 7
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
33
The symbol for a flip flop has a small triangle - and no bubble - on its clock (CLK) input. The triangle indicates:

A) the FF is level active and can only change states when the CLOCK = 1.
B) the FF is edge- triggered and can only change states when the clock goes 0 to 1.
C) the FF is an active LOW device and can only change states when the CLOCK = 0.
D) the FF is edge- triggered and can only change states when the clock goes from 1 to 0.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
34
Which of the following best describes the characteristics of a MOD- 16 counter?

A) Eight possible counts, a minimum count of 710, and frequency division by a factor of sixteen
B) Sixteen possible counts, a maximum count of 1510, and frequency division by a factor of eight
C) Eight possible counts, a maximum count of 710 and frequency division by a factor of eight
D) Sixteen possible counts, a maximum count of 1510, and frequency division by a factor of sixteen
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
35
A negative- edge- triggered J- K flip- flop is presently in the CLEAR state. Which of the following input conditions will cause it to change states?

A) CLK = NGT, J = O, and K = 1
B) CLK = NGT, J = 1, and K = 0
C) CLK = PGT, J = 1, and K = 0
D) CLK = PGT, J = O, and K = 1
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
36
The difference between a D- latch and an edge- triggered D- type flip- flop is that the latch:

A) is controlled by the logic level at its ENABLE input rather than a CLK transition.
B) triggers on either the rising or falling edge of an ENABLE signal rather than the CLK input logic level.
C) always "latches" the Q output to the D input regardless of other inputs.
D) always "latches" the Q output to the complement of the D input regardless of other inputs.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
37
The new IEEE/ANSI symbols for latches and flip- flop use the letter "C" to denote:

A) any input that will cause the device to change states.
B) any input that controls when other inputs will have an effect on the output.
C) the normal Q output.
D) the SET and RESET inputs.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
38
As a general rule for stable flip- flop triggering, the clock pulse rise and fall times must be:

A) of no consequence as long as the levels are within the determinate range of values.
B) at a maximum value to enable the input control signals to stabilize.
C) very short.
D) very long.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
39
Determine the output frequency for a binary counter that contains twelve flip- flops with an input clock frequency of 20.48 MHz.

A) 30.24 kHz
B) 5 kHz
C) 15 kHz
D) 10.24 kHz
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
40
The ABEL statement Q = (D & EN) !QBAR means that the output Q will be:

A) HIGH if D and EN variables are HIGH, or if <strong>The ABEL statement Q = (D & EN) !QBAR means that the output Q will be:</strong> A) HIGH if D and EN variables are HIGH, or if   is LOW. B) LOW if D and EN variables are HIGH and   is LOW. C) HIGH if D and EN variables are HIGH and   is LOW. D) LOW if D and EN variables are HIGH, or if   is LOW. is LOW.
B) LOW if D and EN variables are HIGH and 11eea47f_0626_ec9d_97f4_6f748b6f3806_TB9839_11 is LOW.
C) HIGH if D and EN variables are HIGH and 11eea47f_0626_ec9d_97f4_6f748b6f3806_TB9839_11 is LOW.
D) LOW if D and EN variables are HIGH, or if 11eea47f_0626_ec9d_97f4_6f748b6f3806_TB9839_11 is LOW.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
41
The combination of Q = 1 and <strong>The combination of Q = 1 and   = 0 defines the:</strong> A) flip- flop clear state. B) flip- flop set state. C) flip- flop reset state. D) Both B and C = 0 defines the:

A) flip- flop clear state.
B) flip- flop set state.
C) flip- flop reset state.
D) Both B and C
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
42
The preset and clear inputs to a J- K flip- flop are HIGH (1). Which of the following is TRUE?

A) The Q output is in an ambiguous state.
B) The Q output is immediately set to 1.
C) The flip- flop is free to respond to its J, K, and clock inputs.
D) The Q output is immediately cleared.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
43
Three flip- flops are wired together as a binary counter and the input clock frequency is 600 Hz. What is the output frequency of the highest order Q output?

A) 50 Hz
B) 120 Hz
C) 100 Hz
D) 60 Hz
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
44
The MOD number of a counter:

A) indicates the number of possible counter output states.
B) indicates the value of the highest state.
C) indicates the value of the lowest state.
D) indicates sum of inputs.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
45
An astable multivibrator:

A) is a free running multivibrator.
B) uses RC circuits to determine operating frequency.
C) has no stable state.
D) All of the above
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
46
Figure 5- 1 <strong>Figure 5- 1   The clocked S- C flip- flop in Figure 5- 1 is synchronized by the CLK pulse when:</strong> A) the clock pulse transitions from LOW to HIGH. B) the clock pulse transitions either HIGH- LOW or LOW- HIGH. C) the clock pulse remains a constant HIGH. D) the clock pulse remains a constant LOW. E) the clock pulse transitions from HIGH to LOW. The clocked S- C flip- flop in Figure 5- 1 is synchronized by the CLK pulse when:

A) the clock pulse transitions from LOW to HIGH.
B) the clock pulse transitions either HIGH- LOW or LOW- HIGH.
C) the clock pulse remains a constant HIGH.
D) the clock pulse remains a constant LOW.
E) the clock pulse transitions from HIGH to LOW.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
47
A D- type latch is able to change states and "follow" the D input regardless of the level of the ENABLE input.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
48
The usual stable state for one- shot is: Q = 1, Q = 0.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
49
A flip- flop is in the HIGH state when Q = 1.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
50
Generally, a flip- flop's hold- time is short enough to allow its output to be determined by the logic levels present at its synchronous control inputs just prior to the active clock transition.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
51
The Q output of a flip- flop is normally HIGH when the device is in the "CLEAR" or "RESET" state.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
52
74xxx standard logic chips are found in the megafunction library of the Quartus II development software.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
53
Parallel data transfers between two different sets of registers requires more than one shift pulse.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
54
A small triangle at the CLK input on a standard flip- flop symbol indicates that any change in the output is triggered by a clock transition.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
55
The setup time (ts) of a flip- flop indicates the length of time a control input signal must be maintained at the proper level during active CLK transition time.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
56
An open or "floating" input on a flip- flop may pick up enough noise to cause the device to change states.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
57
A flip- flop is always SET by the positive- going transition that occurs when power is first applied.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
58
A flip- flop is a discrete electronic component.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
59
Flip- flops are integral to all electronic data transfer and memory systems.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
60
In HI- Z mode, data from the bus cannot be loaded to or retrieved from a D flip- flop.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
61
Due to very low current consumption by digital IC inputs, a pull- up resistor can provide a logic high with an open switch.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
62
Synchronous flip- flops require a clock input to change output states.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
63
All flip- flops hold the last logic level entered indefinitely.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
64
Flip- flops can be used as sequencing components.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
65
A one- shot has a stable output state that is essentially interrupted by the trigger input. Once interrupted, the output goes to the opposite state for a specific amount of time.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
66
LPMs are found in the megafunction library of Altera's Quartus II software.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
67
Retriggerable one- shots tend to reduce the HIGH (quasi- stable) output time upon successive triggers.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
68
A_____input to a S- R flip- flop results in an output state of Q = 1, Q = 0.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
69
In _____circuits, the outputs of logic circuits can change state independently of a clock (CLK) input.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
70
A clock transition from a LOW (0) to a HIGH (1) is called a _____ transition.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
71
An_____input is activated by a signal transition rather than a logic level.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
72
When operated in its_____mode, a FF changes states with each clock pulse.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
73
A flip- flop is also referred to as a_____multivibrator.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
74
A(n) _____ input requires a clock (CLK) or enable (EN) signal to affect the output of a flip- flop.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
75
A(n)_____ input does not require a clock (CLK) or enable (EN) signal to affect the output of a flip- flop.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
76
The three libraries in Altara's Quartus II development system software are named_____ ,_____ and_____ .
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
77
Mechanical switches are susceptible to_____, which can be eliminated by using a NAND gate latch.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
78
A clock makes a _____transition when it switches from a zero to a one.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
79
_____flip- flop inputs override all other inputs.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
80
A_____accepts slow- changing input signals and generates clean, fast- transition output signals.
Unlock Deck
Unlock for access to all 80 flashcards in this deck.
Unlock Deck
k this deck
locked card icon
Unlock Deck
Unlock for access to all 80 flashcards in this deck.