Deck 8: Integrated-Circuit Logic Families

Full screen (f)
exit full mode
Question
The DC high- state noise margin is the difference between the:

A) highest possible HIGH output and the minimum input voltage required for a HIGH.
B) lowest possible HIGH output and the maximum input voltage required for a HIGH.
C) highest possible HIGH output and the maximum input voltage required for a HIGH.
D) lowest possible HIGH output and the minimum input voltage required for a HIGH.
Use Space or
up arrow
down arrow
to flip the card.
Question
Suppose the data sheet for a standard TTL four NOR gate IC lists values of: Icch = 6 ma, Iccl = 16 ma, and Vcc = 5 v. What is the average power dissipated by each gate?

A) 50 mw
B) 55 mw
C) 13.75 mw
D) 12.50 mw
Question
Which of the following is a disadvantage of a totem- pole output?

A) When switching from HIGH to LOW, Q4 is changing from saturation to cutoff. This transition takes longer than Q3's transition so for a short period a surge of current is drawn from Vcc.
B) When switching LOW to HIGH, Q3 is changing from saturation to cutoff. This transition takes longer than Q4's transition so for a short period a surge current is drawn from Vcc.
C) When switching from LOW to HIGH, Q4 is changing from saturation to cutoff. This transition takes longer than Q3's transition so for a short period a surge of current is drawn from Vcc.
D) Both A and C
Question
For conduction, a P- channel MOSFET switch would require a____ VDD and a ____ VGS.

A) negative, positive
B) positive, positive
C) negative, negative
D) positive, negative
Question
When CMOS logic circuits are driving TTL logic circuits, any current mismatch problems can usually be overcome by the addition of:

A) a CMOS noninverting bilateral switch between the stages.
B) a TTL tri- state noninverting buffer between the stages.
C) a TTL tri- state inverting buffer between the stages.
D) a CMOS inverting bilateral switch between the stages.
Question
Any input voltage ____is invalid for a TTL logic gate.

A) less than 0.8 V
B) greater than 2.0 V
C) between 0.8 V and 2.0 V
Question
A TTL data sheet lists the following values for the 74LS190 synchronous counter: IOH(max) = - 0.4 mA, IOL(max) = 8 mA, IIH(max) = 60 µA, and IIL(max) = - 1.2 mA. Determine the same series

A) 2
B) 4
C) 6
D) 5
Question
The term "wired AND" refers to:

A) wiring multiple outputs to an external AND gate to perform the desired AND function.
B) wiring multiple outputs to a common ground.
C) wiring multiple outputs to a common point. The common tie point performs the AND function.
D) wiring multiple outputs to an active LOW input OR gate to perform the AND function.
Question
A bipolar TTL logic family that was developed to increase switching speed by preventing transistor saturation is:

A) emitter- coupled logic (ECL).
B) transistor- transistor logic (TTL).
C) current- mode logic (CML).
D) Both A and C
Question
The MOS logic circuit fan- out is generally_____ than TTL fan- outs and the power drain is usually____ than for TTL.

A) greater, less
B) less, less
C) less, greater
D) greater, greater
Question
The TTL IC chip parameter that defines the input voltage level required for a logical "1" at an input is:

A) VOH(min).
B)
VIL(max).
C)
VOL(max).
D)
VIH(min).
Question
The voltage measured at an unused TTL input typically falls in the range of:

A) 0.8 to 5 V
B) 1.4 to 1.8 V
C) 0 to 5 V
D) 0 to 1.8 V
Question
Which of the following MOST accurately lists the advantages of MOS ICs over TTL ICs?

A) Occupy more space, are less expensive to manufacture, are bipolar devices, and normally do not use IC resistor elements
B) Occupy less space, operate faster, are less expensive to manufacture, and consume less power
C) Occupy less space, operate faster, and are easier to fabricate
D) Occupy less space, require fewer external connections, are unipolar devices, and normally do not use IC resistor elements
Question
The VOH(min) rating of a TTL gate is lower than the VIH(min) rating of a CMOS gate. Which of the following is commonly used to overcome this problem?

A) Adding a fixed voltage divider bias resistive network at the output of the TTL device
B) Adding an external pull- up resistor to Vcc
C) Adding an external pull- down resistor to ground
D) Avoiding this condition and only using TTL to drive TTL
Question
The two primary advantages to using a totem- pole output circuit in TTL logic devices are:

A) increased power dissipation and slow rise- time waveforms at TTL outputs with capacitive loads.
B) reduced power dissipation and fast rise- time waveforms at TTL outputs with capacitive loads.
C) increased power dissipation and fast rise- time waveforms at TTL outputs with capacitive loads.
D) reduced power dissipation and slow rise- time waveforms at TTL outputs with capacitive loads.
Question
The IEEE/ANSI notation of an internal underlined diamond denotes:

A) quadrature amplifiers.
B) tri- state buffers.
C) open- collector outputs.
D) totem- pole outputs.
Question
An identification number of 74HCT would identify the series as a:

A) high- speed CMOS that can be directly driven by TTL.
B) low- speed CMOS that can be directly driven by TTL.
C) low- speed TTL that can directly driven by CMOS.
D) high- speed TTL that can be directly driven by CMOS.
Question
As a general rule, the lower the value of the speed- power product, the better the device because of its:

A) short propagation delay and low power consumption.
B) long propagation delay and high power consumption.
Question
An IC is rated IOH(max) = 600 µA and IOL(max) = 60 mA. Express the IC's fan- out in terms of standard TTL unit loads (UL).

A) HIGH state = 8 UL, LOW state = 10 UL
B) HIGH state = 12 UL, LOW state = 18 UL
C) HIGH state = 2.5 UL, LOW state = 1.5 UL
D) HIGH state = 15 UL, LOW state = 37.5 UL
Question
When totem pole outputs are tied together:

A) nothing unusual happens.
B) a wired- AND condition safely exists.
C) the HIGH state prevails.
D) eventual, if not immediate, damage may occur.
Question
Any unused input for a NOR gate should be tied to:

A) another unused input.
B) ground.
C) Vcc via a 1<strong>Any unused input for a NOR gate should be tied to:</strong> A) another unused input. B) ground. C) V<sub>cc </sub>via a 1  resistor. D) Either B or C <div style=padding-top: 35px> resistor.
D) Either B or C
Question
Which of the following MOSFET families has the advantage of higher speed and much lower power dissipation (as compared to the others)?

A) CMOS
B) N- MOS
C) MOSFET
D) P- MOS
Question
The CMOS bilateral switch is:

A) a logic device similar to its ECL counterpart with input and output terminals that are not interchangeable.
B) a logic device similar to its TTL counterpart with input and output terminals that are not interchangeable.
C) a logic device with a control input that makes it act like a SPST switch, and interchangeable input and output terminals.
D) a logic device with a control input that makes it act like a SPST switch, and non- interchangeable input and output terminals.
Question
Determine the output state for a TTL NOR gate that has all of its inputs floating.

A) HIGH
B) LOW
C) Indeterminate
Question
The term that describes the maximum number of standard logic inputs that an IC output can drive reliably is:

A) power requirements.
B) noise immunity.
C) speed- power product.
D) fan- out
Question
The voltages applied to the input of any standard TTL series IC must never exceed +5.5 v because:

A) a greater voltage applied to a collector can cause a reverse breakdown of the B- C junction.
B) a greater voltage applied to a base input can cause reverse breakdown of the E- B junction Of Q1.
C) a greater voltage applied to an emitter input can cause reverse breakdown of the E- B junction Of Q1.
D) a greater voltage applied to a base can cause a reverse breakdown of the B- C junction.
Question
The Quartus II software has two tools that are used to estimate power consumption. The PowerPlay Power Analyzer is used ______ .

A) only for minimum clocking speeds
B) later in the design process
C) earlier in the design process
D) to get an exact power consumption value
Question
When open collector outputs are wired together, the______ function is performed.

A) OR
B) AND
C) INVERSION
D) NAND
Question
In digital circuits, one MOSFET (Q1) is usually used as the:

A) input MOSFET for other MOSFETs in the circuit.
B) load resistor for the switching MOSFET.
C) buffer MOSFET for the other MOSFETs.
D) None of the above
Question
A "floating" TTL input is an:

A) unused input that is tied to ground.
B) unused input that is not connected.
C) unused input that is tied to used inputs.
D) unused input that is tied to Vcc through a 1- k? resistor.
Question
An IC logic gate draws 1.8 mA when its output is HIGH and 3.8 mA when its output is LOW. Assume a 50% duty cycle and calculate the average Icc current drain.

A) 3.8 mA
B) 2.8 mA
C) 2.0 mA
D) 1.8 mA
Question
Assume a Vcc of 5 V for the preceding question and determine the average power dissipation, PD(ave).

A) 9 mW
B) 14 mW
C) 19 mW
D) 10 mW
Question
The logic devices that are most commonly used to drive a wired- AND circuit are:

A) open- collector TTL devices.
B) standard TTL output totem- pole devices.
C) CMOS devices.
D) MOS devices.
Question
Which of the following IC logic families are most susceptible to static discharge?

A) MOS
B) ECL
C) TTL
D) CML
Question
The main difference between an SN7402 and an SN5402 would be:

A) the SN7402 contains NOR gates where the SN5402 contains NAND gates.
B) the SN5402 contains NOR gates where the SN7402 contains NAND gates.
C) the SN5402 is able to operate over a wider range of temperatures and power supply voltages.
D) the SN7402 is able to operate over a wider range of temperatures and power supply voltages.
Question
Generally, an increase in load capacitance to a MOS logic output results in:

A) an increase in switching time.
B) a decrease in fan- out capability.
C) a decrease in switching time.
D) Both A and B
Question
Two important points concerning emitter- coupled logic are:

A) the output voltage levels are the same as the input logic levels and the two outputs are in phase with each other.
B) the output voltage levels are not the same as the input logic levels and the two outputs are complements of each other.
C) the output voltage levels are not the same as the input logic levels and the two outputs are in phase with each other.
D) the two output voltage levels are the same as the input logic levels and the two outputs are complements of each other.
Question
The inherent signal delays produced by a logic device are identified as:

A)IOH and IOL.
B)V
IL(max) and VIH(min).

C)
VOH(min) and VOL(max).
D) t
PLH and tPHL.
Question
A logic device has the following specifications: VOL(max) = 0.5 V, VIL(max) = 0.9 V, VOH(min) =2.6V,and VIH(min)=2.1V.Determine the Low-state dc noise margin for the device .

A) 0.9 V
B) 0.5 V
C) 2.1V
D) 0.4 V
Question
Exceeding the fan- out capability of a specific TTL series can cause:

A) IOL and IOH to exceed their maximum values, forcing VOL to exceed its maximum rated value and VOH to fall below its minimum rated value.
B) IOL and IOH to exceed their maximum values, forcing VOL to fall below its minimum rated value and VOH to exceed its maximum rated value.
Question
The IC chip parameter that describes the output current generated in the logical "O" state under specified load conditions is:

A) IIL
B) IIH
C) IOH
D) IOL
Question
The measure of a logic circuit's ability to withstand random noise on its inputs without causing spurious changes in the output voltage is called:

A) speed- power product.
B) noise immunity.
C) fan- out.
D) Both A and C
Question
Tri- state buffers are commonly used to:

A) perform the exclusive NOR operation.
B) perform the AND operation.
C) simultaneously connect multiple signals to a single bus line.
D) sequentially connect multiple signals to a single bus line.
Question
Examination of the input and output signals of an IC inverter reveals a delay from the time the input goes LOW until the output goes HIGH. The delay between these two signals should be measured at the amplitude points and be labeled .

A) 50 percent, tPHL
B) 50 percent, tPLH
C) 100 percent, tPLH
D) 100 percent, tPHL
Question
The term "pin compatible" means:

A) pin configurations are the same.
B) the pins fit together.
C) logic functions performed are the same.
D) all pins are the same size.
Question
A single rating that is commonly used to compare the propagation delay and power dissipation characteristics of various circuits is the:

A) noise immunity factor.
B) power- delay rating.
C) speed- power product.
D) fan- out.
Question
The word interface, as applied to digital electronics, usually refers to:

A) a circuit connected between the driver and load to condition a signal so that it is compatible with the load.
B) any gate that is a TTL operational amplifier designed to condition signals between N- MOS transistors.
C) any TTL circuit that is an input buffer stage.
D) a conditioning circuit connected between a standard TTL NAND gate and a standard TTL OR gate.
Question
The highest speed version for the Cyclone II chip is the dash ______.

A) six
B) seven
C) five
D) eight
Question
If a situation calls for a TTL circuit to drive a CMOS circuit, you should:

A) do nothing special. A TTL should be able to drive CMOS IC without any problems.
B) ensure that the electrical parameters for both ICs are compatible.
C) ensure that the two ICs are pin compatible with each other.
D) ensure that both chips have the same fan out.
Question
For standard TTL, a LOW- level input voltage can be:

A) 0 - 0.8 V
B) 0 - 2 V
C) 0 - 5 V
D) 2 - 5 V
Question
Tri- state devices with input and output enable controls simplify interfacing tasks by allowing the user to:

A) connect only inputs from different devices to the same bus.
B) connect a mix of both inputs and outputs from different devices to the same bus.
C) connect only outputs from different devices to the same bus.
Question
In the high- impedance state, tri- state devices:

A) allow input data to pass through the device.
B) have their enables electrically isolated from other circuits.
C) have their outputs electrically isolated from other circuits.
D) have their inputs electrically isolated from other circuits.
Question
When interfacing components in a circuit, "transmission line" issues can be avoided if the components are placed no more than ______from each other.

A) 1.51 feet
B) 9 inches
C) 4 feet
D) 4 inches
Question
The primary advantage of ECL over TTL is that ECL circuits have:

A) very short propagation delay times.
B) low noise margins.
C) constant current drain.
D) Both A and C
Question
A device used to compare an analog voltage to a reference value, for the purpose of generating a digital signal is called a(n):

A) analog limiter.
B) step inverter.
C) digital converter.
D) comparator.
Question
If not connected to a ground or logic high signal, TTL inputs:

A) are considered logic high.
B) are logic low.
C) automatically go to Hi- Z mode.
D) are invalid.
Question
The chief advantage of MOS technology is that:

A) it has low power dissipation.
B) it is inexpensive to produce.
C) it has very low loading effects.
D) All of these are important advantages.
Question
The chief disadvantage of MOS technology is:

A) its high cost.
B) it is subject to static electricity damage.
C) its high current consumption.
D) it has fewer gates per packages than TTL.
Question
If a logic pulser indicates a constant low at a particular node:

A) the node is grounded.
B) the node is pulsing.
C) the node is open.
D) the node is high.
Question
A shorted input to ground or output to ground can be detected using:

A) a current tracer.
B) a pulser.
C) a logic probe.
D) Both A and B
Question
<strong>   -Refer to Table 8- 1. Which of the series listed would be best suited for operating in a portable battery powered circuit at 100 MHz?</strong> A) 74S B) 74F C) 74AS D) 74ALS <div style=padding-top: 35px>

-Refer to Table 8- 1. Which of the series listed would be best suited for operating in a portable battery powered circuit at 100 MHz?

A) 74S
B) 74F
C) 74AS
D) 74ALS
Question
<strong>   -Refer to Table 8- 1. Which TTL series has the lowest speed- power product and what are the values of t<sub>D </sub>and P<sub>D </sub>that produce the product?</strong> A) 74F B) 74ALS C) 74S D) 74AS <div style=padding-top: 35px>

-Refer to Table 8- 1. Which TTL series has the lowest speed- power product and what are the values of tD and PD that produce the product?

A) 74F
B) 74ALS
C) 74S
D) 74AS
Question
<strong>   -Refer to Table 8- 1. Which series has the largest dc noise margin (V<sub>NL</sub>)?</strong> A) 74S/74LS/74AS/74F B) 74/74LS/74ALS C) 74/74AS/74F D) 74/74ALS <div style=padding-top: 35px>

-Refer to Table 8- 1. Which series has the largest dc noise margin (VNL)?

A) 74S/74LS/74AS/74F
B) 74/74LS/74ALS
C) 74/74AS/74F
D) 74/74ALS
Question
<strong>   -Refer to Table 8- 1. Which series is capable of driving the fewest device inputs of the same series?</strong> A) 74S/74LS B) 74F C) 74AS D) 74 <div style=padding-top: 35px>

-Refer to Table 8- 1. Which series is capable of driving the fewest device inputs of the same series?

A) 74S/74LS
B) 74F
C) 74AS
D) 74
Question
"Ringing" is a word that refers to the overshoot, undershoot, and damped oscillations that appear on many pulse signals.
Question
Open- collector circuits are especially well suited for high speed switching circuits.
Question
The principal advantage of MOS circuits over TTL circuits is their fast operating speed.
Question
TTL NOR and NAND gates use multiple- emitter transistors on their inputs.
Question
The dc noise margins calculated using the proper values from a standard TTL data sheet are the worst- case margins. The typical dc noise margins are usually somewhat higher.
Question
The value of VCCIO for the Cyclone II chips is determined by the desired output logic level.
Question
A certain TTL series has a fan- out of 20. This means the series is capable of driving a total of 20 input devices of any series.
Question
Power supply decoupling consists of radio- frequency capacitors connected from Vcc to ground to "short" high- frequency voltage spikes to ground.
Question
A major drawback in using ECL logic circuits in conjunction with TTL and MOS circuits is its negative supply voltages and logic levels.
Question
P- MOS and N- MOS circuits are usually identical with the exception of the voltage polarities.
Question
Devices using single- ended interfaces have better noise immunity than those using differential signaling.
Question
3.3 V devices should never be subjected to 5.0 V.
Question
Most common digital integrated circuits can easily be used to drive high- current loads.
Question
Integrated circuits are best suited for information processing applications.
Question
TTL and ECL families use FET transistor technology.
Question
CMOS logic families use bipolar transistor technologies.
Unlock Deck
Sign up to unlock the cards in this deck!
Unlock Deck
Unlock Deck
1/104
auto play flashcards
Play
simple tutorial
Full screen (f)
exit full mode
Deck 8: Integrated-Circuit Logic Families
1
The DC high- state noise margin is the difference between the:

A) highest possible HIGH output and the minimum input voltage required for a HIGH.
B) lowest possible HIGH output and the maximum input voltage required for a HIGH.
C) highest possible HIGH output and the maximum input voltage required for a HIGH.
D) lowest possible HIGH output and the minimum input voltage required for a HIGH.
lowest possible HIGH output and the minimum input voltage required for a HIGH.
2
Suppose the data sheet for a standard TTL four NOR gate IC lists values of: Icch = 6 ma, Iccl = 16 ma, and Vcc = 5 v. What is the average power dissipated by each gate?

A) 50 mw
B) 55 mw
C) 13.75 mw
D) 12.50 mw
13.75 mw
3
Which of the following is a disadvantage of a totem- pole output?

A) When switching from HIGH to LOW, Q4 is changing from saturation to cutoff. This transition takes longer than Q3's transition so for a short period a surge of current is drawn from Vcc.
B) When switching LOW to HIGH, Q3 is changing from saturation to cutoff. This transition takes longer than Q4's transition so for a short period a surge current is drawn from Vcc.
C) When switching from LOW to HIGH, Q4 is changing from saturation to cutoff. This transition takes longer than Q3's transition so for a short period a surge of current is drawn from Vcc.
D) Both A and C
When switching from LOW to HIGH, Q4 is changing from saturation to cutoff. This transition takes longer than Q3's transition so for a short period a surge of current is drawn from Vcc.
4
For conduction, a P- channel MOSFET switch would require a____ VDD and a ____ VGS.

A) negative, positive
B) positive, positive
C) negative, negative
D) positive, negative
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
5
When CMOS logic circuits are driving TTL logic circuits, any current mismatch problems can usually be overcome by the addition of:

A) a CMOS noninverting bilateral switch between the stages.
B) a TTL tri- state noninverting buffer between the stages.
C) a TTL tri- state inverting buffer between the stages.
D) a CMOS inverting bilateral switch between the stages.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
6
Any input voltage ____is invalid for a TTL logic gate.

A) less than 0.8 V
B) greater than 2.0 V
C) between 0.8 V and 2.0 V
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
7
A TTL data sheet lists the following values for the 74LS190 synchronous counter: IOH(max) = - 0.4 mA, IOL(max) = 8 mA, IIH(max) = 60 µA, and IIL(max) = - 1.2 mA. Determine the same series

A) 2
B) 4
C) 6
D) 5
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
8
The term "wired AND" refers to:

A) wiring multiple outputs to an external AND gate to perform the desired AND function.
B) wiring multiple outputs to a common ground.
C) wiring multiple outputs to a common point. The common tie point performs the AND function.
D) wiring multiple outputs to an active LOW input OR gate to perform the AND function.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
9
A bipolar TTL logic family that was developed to increase switching speed by preventing transistor saturation is:

A) emitter- coupled logic (ECL).
B) transistor- transistor logic (TTL).
C) current- mode logic (CML).
D) Both A and C
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
10
The MOS logic circuit fan- out is generally_____ than TTL fan- outs and the power drain is usually____ than for TTL.

A) greater, less
B) less, less
C) less, greater
D) greater, greater
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
11
The TTL IC chip parameter that defines the input voltage level required for a logical "1" at an input is:

A) VOH(min).
B)
VIL(max).
C)
VOL(max).
D)
VIH(min).
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
12
The voltage measured at an unused TTL input typically falls in the range of:

A) 0.8 to 5 V
B) 1.4 to 1.8 V
C) 0 to 5 V
D) 0 to 1.8 V
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
13
Which of the following MOST accurately lists the advantages of MOS ICs over TTL ICs?

A) Occupy more space, are less expensive to manufacture, are bipolar devices, and normally do not use IC resistor elements
B) Occupy less space, operate faster, are less expensive to manufacture, and consume less power
C) Occupy less space, operate faster, and are easier to fabricate
D) Occupy less space, require fewer external connections, are unipolar devices, and normally do not use IC resistor elements
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
14
The VOH(min) rating of a TTL gate is lower than the VIH(min) rating of a CMOS gate. Which of the following is commonly used to overcome this problem?

A) Adding a fixed voltage divider bias resistive network at the output of the TTL device
B) Adding an external pull- up resistor to Vcc
C) Adding an external pull- down resistor to ground
D) Avoiding this condition and only using TTL to drive TTL
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
15
The two primary advantages to using a totem- pole output circuit in TTL logic devices are:

A) increased power dissipation and slow rise- time waveforms at TTL outputs with capacitive loads.
B) reduced power dissipation and fast rise- time waveforms at TTL outputs with capacitive loads.
C) increased power dissipation and fast rise- time waveforms at TTL outputs with capacitive loads.
D) reduced power dissipation and slow rise- time waveforms at TTL outputs with capacitive loads.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
16
The IEEE/ANSI notation of an internal underlined diamond denotes:

A) quadrature amplifiers.
B) tri- state buffers.
C) open- collector outputs.
D) totem- pole outputs.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
17
An identification number of 74HCT would identify the series as a:

A) high- speed CMOS that can be directly driven by TTL.
B) low- speed CMOS that can be directly driven by TTL.
C) low- speed TTL that can directly driven by CMOS.
D) high- speed TTL that can be directly driven by CMOS.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
18
As a general rule, the lower the value of the speed- power product, the better the device because of its:

A) short propagation delay and low power consumption.
B) long propagation delay and high power consumption.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
19
An IC is rated IOH(max) = 600 µA and IOL(max) = 60 mA. Express the IC's fan- out in terms of standard TTL unit loads (UL).

A) HIGH state = 8 UL, LOW state = 10 UL
B) HIGH state = 12 UL, LOW state = 18 UL
C) HIGH state = 2.5 UL, LOW state = 1.5 UL
D) HIGH state = 15 UL, LOW state = 37.5 UL
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
20
When totem pole outputs are tied together:

A) nothing unusual happens.
B) a wired- AND condition safely exists.
C) the HIGH state prevails.
D) eventual, if not immediate, damage may occur.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
21
Any unused input for a NOR gate should be tied to:

A) another unused input.
B) ground.
C) Vcc via a 1<strong>Any unused input for a NOR gate should be tied to:</strong> A) another unused input. B) ground. C) V<sub>cc </sub>via a 1  resistor. D) Either B or C resistor.
D) Either B or C
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
22
Which of the following MOSFET families has the advantage of higher speed and much lower power dissipation (as compared to the others)?

A) CMOS
B) N- MOS
C) MOSFET
D) P- MOS
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
23
The CMOS bilateral switch is:

A) a logic device similar to its ECL counterpart with input and output terminals that are not interchangeable.
B) a logic device similar to its TTL counterpart with input and output terminals that are not interchangeable.
C) a logic device with a control input that makes it act like a SPST switch, and interchangeable input and output terminals.
D) a logic device with a control input that makes it act like a SPST switch, and non- interchangeable input and output terminals.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
24
Determine the output state for a TTL NOR gate that has all of its inputs floating.

A) HIGH
B) LOW
C) Indeterminate
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
25
The term that describes the maximum number of standard logic inputs that an IC output can drive reliably is:

A) power requirements.
B) noise immunity.
C) speed- power product.
D) fan- out
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
26
The voltages applied to the input of any standard TTL series IC must never exceed +5.5 v because:

A) a greater voltage applied to a collector can cause a reverse breakdown of the B- C junction.
B) a greater voltage applied to a base input can cause reverse breakdown of the E- B junction Of Q1.
C) a greater voltage applied to an emitter input can cause reverse breakdown of the E- B junction Of Q1.
D) a greater voltage applied to a base can cause a reverse breakdown of the B- C junction.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
27
The Quartus II software has two tools that are used to estimate power consumption. The PowerPlay Power Analyzer is used ______ .

A) only for minimum clocking speeds
B) later in the design process
C) earlier in the design process
D) to get an exact power consumption value
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
28
When open collector outputs are wired together, the______ function is performed.

A) OR
B) AND
C) INVERSION
D) NAND
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
29
In digital circuits, one MOSFET (Q1) is usually used as the:

A) input MOSFET for other MOSFETs in the circuit.
B) load resistor for the switching MOSFET.
C) buffer MOSFET for the other MOSFETs.
D) None of the above
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
30
A "floating" TTL input is an:

A) unused input that is tied to ground.
B) unused input that is not connected.
C) unused input that is tied to used inputs.
D) unused input that is tied to Vcc through a 1- k? resistor.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
31
An IC logic gate draws 1.8 mA when its output is HIGH and 3.8 mA when its output is LOW. Assume a 50% duty cycle and calculate the average Icc current drain.

A) 3.8 mA
B) 2.8 mA
C) 2.0 mA
D) 1.8 mA
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
32
Assume a Vcc of 5 V for the preceding question and determine the average power dissipation, PD(ave).

A) 9 mW
B) 14 mW
C) 19 mW
D) 10 mW
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
33
The logic devices that are most commonly used to drive a wired- AND circuit are:

A) open- collector TTL devices.
B) standard TTL output totem- pole devices.
C) CMOS devices.
D) MOS devices.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
34
Which of the following IC logic families are most susceptible to static discharge?

A) MOS
B) ECL
C) TTL
D) CML
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
35
The main difference between an SN7402 and an SN5402 would be:

A) the SN7402 contains NOR gates where the SN5402 contains NAND gates.
B) the SN5402 contains NOR gates where the SN7402 contains NAND gates.
C) the SN5402 is able to operate over a wider range of temperatures and power supply voltages.
D) the SN7402 is able to operate over a wider range of temperatures and power supply voltages.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
36
Generally, an increase in load capacitance to a MOS logic output results in:

A) an increase in switching time.
B) a decrease in fan- out capability.
C) a decrease in switching time.
D) Both A and B
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
37
Two important points concerning emitter- coupled logic are:

A) the output voltage levels are the same as the input logic levels and the two outputs are in phase with each other.
B) the output voltage levels are not the same as the input logic levels and the two outputs are complements of each other.
C) the output voltage levels are not the same as the input logic levels and the two outputs are in phase with each other.
D) the two output voltage levels are the same as the input logic levels and the two outputs are complements of each other.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
38
The inherent signal delays produced by a logic device are identified as:

A)IOH and IOL.
B)V
IL(max) and VIH(min).

C)
VOH(min) and VOL(max).
D) t
PLH and tPHL.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
39
A logic device has the following specifications: VOL(max) = 0.5 V, VIL(max) = 0.9 V, VOH(min) =2.6V,and VIH(min)=2.1V.Determine the Low-state dc noise margin for the device .

A) 0.9 V
B) 0.5 V
C) 2.1V
D) 0.4 V
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
40
Exceeding the fan- out capability of a specific TTL series can cause:

A) IOL and IOH to exceed their maximum values, forcing VOL to exceed its maximum rated value and VOH to fall below its minimum rated value.
B) IOL and IOH to exceed their maximum values, forcing VOL to fall below its minimum rated value and VOH to exceed its maximum rated value.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
41
The IC chip parameter that describes the output current generated in the logical "O" state under specified load conditions is:

A) IIL
B) IIH
C) IOH
D) IOL
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
42
The measure of a logic circuit's ability to withstand random noise on its inputs without causing spurious changes in the output voltage is called:

A) speed- power product.
B) noise immunity.
C) fan- out.
D) Both A and C
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
43
Tri- state buffers are commonly used to:

A) perform the exclusive NOR operation.
B) perform the AND operation.
C) simultaneously connect multiple signals to a single bus line.
D) sequentially connect multiple signals to a single bus line.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
44
Examination of the input and output signals of an IC inverter reveals a delay from the time the input goes LOW until the output goes HIGH. The delay between these two signals should be measured at the amplitude points and be labeled .

A) 50 percent, tPHL
B) 50 percent, tPLH
C) 100 percent, tPLH
D) 100 percent, tPHL
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
45
The term "pin compatible" means:

A) pin configurations are the same.
B) the pins fit together.
C) logic functions performed are the same.
D) all pins are the same size.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
46
A single rating that is commonly used to compare the propagation delay and power dissipation characteristics of various circuits is the:

A) noise immunity factor.
B) power- delay rating.
C) speed- power product.
D) fan- out.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
47
The word interface, as applied to digital electronics, usually refers to:

A) a circuit connected between the driver and load to condition a signal so that it is compatible with the load.
B) any gate that is a TTL operational amplifier designed to condition signals between N- MOS transistors.
C) any TTL circuit that is an input buffer stage.
D) a conditioning circuit connected between a standard TTL NAND gate and a standard TTL OR gate.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
48
The highest speed version for the Cyclone II chip is the dash ______.

A) six
B) seven
C) five
D) eight
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
49
If a situation calls for a TTL circuit to drive a CMOS circuit, you should:

A) do nothing special. A TTL should be able to drive CMOS IC without any problems.
B) ensure that the electrical parameters for both ICs are compatible.
C) ensure that the two ICs are pin compatible with each other.
D) ensure that both chips have the same fan out.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
50
For standard TTL, a LOW- level input voltage can be:

A) 0 - 0.8 V
B) 0 - 2 V
C) 0 - 5 V
D) 2 - 5 V
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
51
Tri- state devices with input and output enable controls simplify interfacing tasks by allowing the user to:

A) connect only inputs from different devices to the same bus.
B) connect a mix of both inputs and outputs from different devices to the same bus.
C) connect only outputs from different devices to the same bus.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
52
In the high- impedance state, tri- state devices:

A) allow input data to pass through the device.
B) have their enables electrically isolated from other circuits.
C) have their outputs electrically isolated from other circuits.
D) have their inputs electrically isolated from other circuits.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
53
When interfacing components in a circuit, "transmission line" issues can be avoided if the components are placed no more than ______from each other.

A) 1.51 feet
B) 9 inches
C) 4 feet
D) 4 inches
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
54
The primary advantage of ECL over TTL is that ECL circuits have:

A) very short propagation delay times.
B) low noise margins.
C) constant current drain.
D) Both A and C
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
55
A device used to compare an analog voltage to a reference value, for the purpose of generating a digital signal is called a(n):

A) analog limiter.
B) step inverter.
C) digital converter.
D) comparator.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
56
If not connected to a ground or logic high signal, TTL inputs:

A) are considered logic high.
B) are logic low.
C) automatically go to Hi- Z mode.
D) are invalid.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
57
The chief advantage of MOS technology is that:

A) it has low power dissipation.
B) it is inexpensive to produce.
C) it has very low loading effects.
D) All of these are important advantages.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
58
The chief disadvantage of MOS technology is:

A) its high cost.
B) it is subject to static electricity damage.
C) its high current consumption.
D) it has fewer gates per packages than TTL.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
59
If a logic pulser indicates a constant low at a particular node:

A) the node is grounded.
B) the node is pulsing.
C) the node is open.
D) the node is high.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
60
A shorted input to ground or output to ground can be detected using:

A) a current tracer.
B) a pulser.
C) a logic probe.
D) Both A and B
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
61
<strong>   -Refer to Table 8- 1. Which of the series listed would be best suited for operating in a portable battery powered circuit at 100 MHz?</strong> A) 74S B) 74F C) 74AS D) 74ALS

-Refer to Table 8- 1. Which of the series listed would be best suited for operating in a portable battery powered circuit at 100 MHz?

A) 74S
B) 74F
C) 74AS
D) 74ALS
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
62
<strong>   -Refer to Table 8- 1. Which TTL series has the lowest speed- power product and what are the values of t<sub>D </sub>and P<sub>D </sub>that produce the product?</strong> A) 74F B) 74ALS C) 74S D) 74AS

-Refer to Table 8- 1. Which TTL series has the lowest speed- power product and what are the values of tD and PD that produce the product?

A) 74F
B) 74ALS
C) 74S
D) 74AS
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
63
<strong>   -Refer to Table 8- 1. Which series has the largest dc noise margin (V<sub>NL</sub>)?</strong> A) 74S/74LS/74AS/74F B) 74/74LS/74ALS C) 74/74AS/74F D) 74/74ALS

-Refer to Table 8- 1. Which series has the largest dc noise margin (VNL)?

A) 74S/74LS/74AS/74F
B) 74/74LS/74ALS
C) 74/74AS/74F
D) 74/74ALS
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
64
<strong>   -Refer to Table 8- 1. Which series is capable of driving the fewest device inputs of the same series?</strong> A) 74S/74LS B) 74F C) 74AS D) 74

-Refer to Table 8- 1. Which series is capable of driving the fewest device inputs of the same series?

A) 74S/74LS
B) 74F
C) 74AS
D) 74
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
65
"Ringing" is a word that refers to the overshoot, undershoot, and damped oscillations that appear on many pulse signals.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
66
Open- collector circuits are especially well suited for high speed switching circuits.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
67
The principal advantage of MOS circuits over TTL circuits is their fast operating speed.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
68
TTL NOR and NAND gates use multiple- emitter transistors on their inputs.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
69
The dc noise margins calculated using the proper values from a standard TTL data sheet are the worst- case margins. The typical dc noise margins are usually somewhat higher.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
70
The value of VCCIO for the Cyclone II chips is determined by the desired output logic level.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
71
A certain TTL series has a fan- out of 20. This means the series is capable of driving a total of 20 input devices of any series.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
72
Power supply decoupling consists of radio- frequency capacitors connected from Vcc to ground to "short" high- frequency voltage spikes to ground.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
73
A major drawback in using ECL logic circuits in conjunction with TTL and MOS circuits is its negative supply voltages and logic levels.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
74
P- MOS and N- MOS circuits are usually identical with the exception of the voltage polarities.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
75
Devices using single- ended interfaces have better noise immunity than those using differential signaling.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
76
3.3 V devices should never be subjected to 5.0 V.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
77
Most common digital integrated circuits can easily be used to drive high- current loads.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
78
Integrated circuits are best suited for information processing applications.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
79
TTL and ECL families use FET transistor technology.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
80
CMOS logic families use bipolar transistor technologies.
Unlock Deck
Unlock for access to all 104 flashcards in this deck.
Unlock Deck
k this deck
locked card icon
Unlock Deck
Unlock for access to all 104 flashcards in this deck.